coreboot/src/soc/intel
Lijian Zhao c3e75b42a4 soc/intel/cannonlake: Fix afterg3 programming
According to EDS #565870 chapter 5.3.1, AG3E bit in PMC located in PMC
memory mapped register but not pci config spaces. Change the programming
to affect that difference.

BUG=b:122425492
TEST=Change System Power State after failure to "s5 off", and boot up
onto sarien platform, check the register with iotools mmio_read32
0xfe001020 and bit 0 is set.

Signed-off-by: Lijian Zhao <lijian.zhao@intel.com>
Change-Id: I0934894558fd9cbc056dea8e7ac30426c2529e4e
Reviewed-on: https://review.coreboot.org/c/30945
Reviewed-by: Duncan Laurie <dlaurie@chromium.org>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
2019-01-16 21:45:40 +00:00
..
apollolake buildsystem: Promote rules.h to default include 2019-01-16 11:51:07 +00:00
baytrail cpu/intel/car: Prepare for C_ENVIRONMENT_BOOTBLOCK 2019-01-08 15:33:47 +00:00
braswell buildsystem: Promote rules.h to default include 2019-01-16 11:51:07 +00:00
broadwell cpu/intel/car: Prepare for C_ENVIRONMENT_BOOTBLOCK 2019-01-08 15:33:47 +00:00
cannonlake soc/intel/cannonlake: Fix afterg3 programming 2019-01-16 21:45:40 +00:00
common buildsystem: Promote rules.h to default include 2019-01-16 11:51:07 +00:00
denverton_ns buildsystem: Promote rules.h to default include 2019-01-16 11:51:07 +00:00
fsp_baytrail {mb,nb,soc/fsp_baytrail}: Get rid of dump_mem() 2019-01-13 16:24:31 +00:00
fsp_broadwell_de vendorcode/intel/fsp1_0/broadwell_de: Use FSP from 3rdparty/fsp 2019-01-15 07:45:41 +00:00
icelake buildsystem: Promote rules.h to default include 2019-01-16 11:51:07 +00:00
quark device: Use pcidev_path_on_root() 2019-01-06 13:09:54 +00:00
skylake soc/intel/skylake: Access conf pointer only if its not null 2019-01-16 12:55:33 +00:00
Kconfig src/cpu: Remove dead sourced lines 2018-11-15 10:25:20 +00:00